## **Power MOSFET**

# -20 V, -5.2 A, Single P-Channel, ESD, 1.6x1.6x0.55 mm UDFN Package

#### **Features**

- UDFN Package with Exposed Drain Pads for Excellent Thermal Conduction
- Low Profile UDFN 1.6 x 1.6 x 0.55 mm for Board Space Saving
- Ultra Low R<sub>DS(on)</sub>
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### **Applications**

- Optimized for Power Management Applications for Portable Products, Such as Cell Phones, PMP, Media Tablets, DSC, GPS, and Others
- Battery Switch
- High Side Load Switch

### **MAXIMUM RATINGS** (T<sub>J</sub> = 25°C unless otherwise stated)

| Parameter                                                         |                 |                                      | Symbol         | Value | Unit |
|-------------------------------------------------------------------|-----------------|--------------------------------------|----------------|-------|------|
| Drain-to-Source Voltage                                           |                 |                                      | $V_{DSS}$      | -20   | V    |
| Gate-to-Source Vol                                                | tage            |                                      | $V_{GS}$       | ±8.0  | V    |
| Continuous Drain                                                  | Steady<br>State | T <sub>A</sub> = 25°C                | I <sub>D</sub> | -5.2  | Α    |
| Current (Note 1) Continuous Drain                                 | State           | T <sub>A</sub> = 85°C                |                | -3.7  |      |
| Current (Note 1)                                                  | t ≤ 5 s         | T <sub>A</sub> = 25°C                |                | -6.4  |      |
| Power Dissipa-<br>tion (Note 1)                                   | Steady<br>State | T <sub>A</sub> = 25°C                | P <sub>D</sub> | 1.5   | W    |
|                                                                   | t ≤ 5 s         | T <sub>A</sub> = 25°C                |                | 2.3   |      |
| Continuous Drain                                                  | Steady          | T <sub>A</sub> = 25°C                | I <sub>D</sub> | -3.4  | Α    |
| Current (Note 2)                                                  | State           | T <sub>A</sub> = 85°C                |                | -2.4  |      |
| Power Dissipation (Note 2) T <sub>A</sub> = 25°C                  |                 | $P_{D}$                              | 0.6            | W     |      |
| Pulsed Drain Current tp = 10 μs                                   |                 | I <sub>DM</sub>                      | -17            | Α     |      |
| Operating Junction and Storage<br>Temperature                     |                 | T <sub>J</sub> ,<br>T <sub>STG</sub> | -55 to<br>150  | °C    |      |
| Source Current (Body Diode) (Note 2)                              |                 | I <sub>S</sub>                       | -1             | Α     |      |
| Lead Temperature for Soldering Purposes (1/8" from case for 10 s) |                 |                                      | TL             | 260   | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- Surface Mounted on FR4 Board using 1 in sq pad size (Cu area = 1.127 in sq [2 oz] including traces).
- Surface-mounted on FR4 board using the minimum recommended pad size of 30 mm<sup>2</sup>, 2 oz. Cu.



#### ON Semiconductor®

#### www.onsemi.com

#### MOSFET

| V <sub>(BR)DSS</sub> | R <sub>DS(on)</sub> MAX | I <sub>D</sub> MAX |
|----------------------|-------------------------|--------------------|
|                      | 39 mΩ @ -4.5 V          |                    |
| _20 V                | 50 mΩ @ –2.5 V          | -5.2 A             |
| 20 1                 | 81 mΩ @ –1.8 V          | 0.27               |
|                      | 147 mΩ @ –1.5 V         |                    |



P-Channel MOSFET

#### MARKING DIAGRAM



UDFN6 CASE 517AU



AE = Specific Device Code

M = Date Code

■ = Pb-Free Package

(Note: Microdot may be in either location)

#### **PIN CONNECTIONS**



(Top View)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 5 of this data sheet.

#### THERMAL RESISTANCE RATINGS

| Parameter                                           | Symbol          | Max | Unit |
|-----------------------------------------------------|-----------------|-----|------|
| Junction-to-Ambient – Steady State (Note 3)         | $R_{\theta JA}$ | 85  |      |
| Junction-to-Ambient – t ≤ 5 s (Note 3)              | $R_{\theta JA}$ | 55  | °C/W |
| Junction-to-Ambient – Steady State min Pad (Note 4) | $R_{\theta JA}$ | 200 |      |

- Surface-mounted on FR4 board using 1 in sq pad size (Cu area = 1.127 in sq [2 oz] including traces).
   Surface-mounted on FR4 board using the minimum recommended pad size of 30 mm<sup>2</sup>, 2 oz. Cu.

## **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise specified)

| Parameter                                                    | Symbol                               | Test Condition                                                                |                            | Min  | Тур  | Max  | Units |
|--------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------|----------------------------|------|------|------|-------|
| OFF CHARACTERISTICS                                          |                                      |                                                                               |                            |      |      |      |       |
| Drain-to-Source Breakdown Voltage                            | V <sub>(BR)DSS</sub>                 | V <sub>GS</sub> = 0 V, I                                                      | <sub>D</sub> = -250 μA     | -20  |      |      | V     |
| Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> | I <sub>D</sub> = -250 μΑ                                                      | , ref to 25°C              |      | 13   |      | mV/°C |
| Zero Gate Voltage Drain Current                              | I <sub>DSS</sub>                     | $V_{GS} = 0 \text{ V},$<br>$V_{DS} = -20 \text{ V}$                           | T <sub>J</sub> = 25°C      |      |      | -1.0 | μΑ    |
| Gate-to-Source Leakage Current                               | I <sub>GSS</sub>                     | V <sub>DS</sub> = 0 V, \                                                      | <sub>GS</sub> = ±8.0 V     |      |      | ±10  | μΑ    |
| ON CHARACTERISTICS (Note 5)                                  |                                      |                                                                               |                            |      |      |      |       |
| Gate Threshold Voltage                                       | V <sub>GS(TH)</sub>                  | $V_{GS} = V_{DS}$                                                             | I <sub>D</sub> = -250 μA   | -0.4 |      | -1.0 | V     |
| Negative Threshold Temp. Coefficient                         | $V_{GS(TH)}/T_J$                     |                                                                               |                            |      | 3.0  |      | mV/°C |
| Drain-to-Source On Resistance                                | R <sub>DS(on)</sub>                  | V <sub>GS</sub> = -4.5 \                                                      | V, I <sub>D</sub> = -4.0 A |      | 30   | 39   | m $Ω$ |
|                                                              |                                      | V <sub>GS</sub> = −2.5 \                                                      | ∕, I <sub>D</sub> = −2.0 A |      | 40   | 50   |       |
|                                                              |                                      | V <sub>GS</sub> = −1.8 \                                                      | ∕, I <sub>D</sub> = −1.2 A |      | 55   | 81   |       |
|                                                              |                                      | V <sub>GS</sub> = −1.5 \                                                      | ∕, I <sub>D</sub> = −0.5 A |      | 75   | 147  |       |
| Forward Transconductance                                     | 9FS                                  | V <sub>DS</sub> = -5 V                                                        | , I <sub>D</sub> = -3.0 A  |      | 25   |      | S     |
| CHARGES, CAPACITANCES & GATE                                 | RESISTANCE                           |                                                                               |                            |      |      |      |       |
| Input Capacitance                                            | C <sub>ISS</sub>                     | $V_{GS} = 0 \text{ V, f} = 1 \text{ MHz,} $ $V_{DS} = -15 \text{ V}$          |                            |      | 920  |      | pF    |
| Output Capacitance                                           | C <sub>OSS</sub>                     |                                                                               |                            |      | 85   |      | ]     |
| Reverse Transfer Capacitance                                 | C <sub>RSS</sub>                     | . D3                                                                          |                            |      | 80   |      |       |
| Total Gate Charge                                            | Q <sub>G(TOT)</sub>                  | V <sub>GS</sub> = -4.5 V, V <sub>DS</sub> = -15 V;<br>I <sub>D</sub> = -3.0 A |                            |      | 10.4 |      | nC    |
| Threshold Gate Charge                                        | Q <sub>G(TH)</sub>                   |                                                                               |                            |      | 0.5  |      | 1     |
| Gate-to-Source Charge                                        | $Q_{GS}$                             |                                                                               |                            |      | 1.2  |      |       |
| Gate-to-Drain Charge                                         | $Q_{GD}$                             |                                                                               |                            |      | 3.0  |      |       |
| SWITCHING CHARACTERISTICS, VG                                | <b>S</b> = <b>4.5 V</b> (Note 6)     |                                                                               |                            |      |      |      |       |
| Turn-On Delay Time                                           | t <sub>d(ON)</sub>                   |                                                                               |                            |      | 7.2  |      | ns    |
| Rise Time                                                    | t <sub>r</sub>                       | $V_{GS}$ = -4.5 V, $V_{DD}$ = -15 V, $I_{D}$ = -3.0 A, $R_{G}$ = 1 $\Omega$   |                            |      | 12.2 |      |       |
| Turn-Off Delay Time                                          | t <sub>d(OFF)</sub>                  |                                                                               |                            |      | 34.7 |      |       |
| Fall Time                                                    | t <sub>f</sub>                       |                                                                               |                            |      | 34.8 |      |       |
| DRAIN-SOURCE DIODE CHARACTER                                 | RISTICS                              |                                                                               |                            | •    |      |      |       |
| Forward Diode Voltage                                        | $V_{SD}$                             | V <sub>GS</sub> = 0 V,                                                        | T <sub>J</sub> = 25°C      |      | 0.67 | 1.0  | V     |
|                                                              |                                      | I <sub>S</sub> = -1.0 A                                                       | T <sub>J</sub> = 125°C     |      | 0.56 |      |       |
| Reverse Recovery Time                                        | t <sub>RR</sub>                      |                                                                               |                            |      | 11.1 |      | ns    |
| Charge Time                                                  | t <sub>a</sub>                       | V <sub>GS</sub> = 0 V, dis/dt = 100 A/μs,                                     |                            |      | 5.8  |      |       |
| Discharge Time                                               | t <sub>b</sub>                       | I <sub>S</sub> = -1.0 A                                                       |                            |      | 5.3  |      |       |
| Reverse Recovery Charge                                      | $Q_{RR}$                             | 1                                                                             |                            |      | 4    |      | nC    |

- 5. Pulse Test: pulse width  $\leq$  300  $\mu$ s, duty cycle  $\leq$  2%.
  6. Switching characteristics are independent of operating junction temperatures.

#### **TYPICAL CHARACTERISTICS**



Figure 5. On-Resistance Variation with **Temperature** 

Figure 6. Drain-to-Source Leakage Current vs. Voltage

-V<sub>DS</sub>, DRAIN-TO-SOURCE VOLTAGE (V)

#### **TYPICAL CHARACTERISTICS**



Figure 8. Gate-to-Source and Drain-to-Source Voltage vs. Total Charge



Figure 9. Resistive Switching Time Variation vs. Gate Resistance

Figure 10. Diode Forward Voltage vs. Current



Figure 11. Threshold Voltage

Figure 12. Maximum Rated Forward Biased Safe Operating Area

### **TYPICAL CHARACTERISTICS**



Figure 13. FET Thermal Response

#### **DEVICE ORDERING INFORMATION**

| Device         | Package            | Shipping <sup>†</sup> |
|----------------|--------------------|-----------------------|
| NTLUS3A39PZTAG | UDFN6<br>(Pb-Free) | 3000 / Tape & Reel    |
| NTLUS3A39PZTBG | UDFN6<br>(Pb-Free) | 3000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS

#### UDFN6 1.6x1.6, 0.5P CASE 517AU ISSUE O



#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER
- ASME Y14.5M, 1994. 2. CONTROLLING DIMENSION: MILLIMETERS.
- 3. DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 mm FROM TERMINAL
- 0.30 mm FROM TERMINAL.4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|            |             | ==== |  |
|------------|-------------|------|--|
|            | MILLIMETERS |      |  |
| DIM        | MIN         | MAX  |  |
| Α          | 0.45        | 0.55 |  |
| <b>A</b> 1 | 0.00        | 0.05 |  |
| А3         | 0.13 REF    |      |  |
| b          | 0.20        | 0.30 |  |
| D          | 1.60 BSC    |      |  |
| Е          | 1.60 BSC    |      |  |
| e          | 0.50 BSC    |      |  |
| D1         | 0.62        | 0.72 |  |
| D2         | 0.15        | 0.25 |  |
| E2         | 0.57        | 0.67 |  |
| F          | 0.55 BSC    |      |  |
| G          | 0.25 BSC    |      |  |
| L          | 0.20        | 0.30 |  |
| 1          |             | 0.15 |  |

#### 0.10 С Α В **←** e E2 G 0.10 C A B $\oplus$ DETAIL A CAB D1 0.10 Ф C NOTE 3 0.05 **BOTTOM VIEW**

# SOLDERMASK DEFINED MOUNTING FOOTPRINT\*



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

ON Semiconductor and the IIII are registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries. SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regard

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center

Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative